Rainbow-electronics ATR0621 Manual do Utilizador

Consulte online ou descarregue Manual do Utilizador para Recetor GPRS Rainbow-electronics ATR0621. Rainbow Electronics ATR0621 User Manual Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 20
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 0
Features
16 Channel GPS Correlator
8192 Search Bins with GPS Acquisition Accelerator
Accuracy: 2.5m CEP (Stand-Alone, S/A off)
Time to First Fix: 34s (Cold Start)
Acquisition Sensitivity: –140 dBm
Tracking Sensitivity: –150 dBm
Utilizes the ARM7TDMI
®
ARM
®
Thumb
®
Processor Core
High-performance 32-bit RISC Architecture
High-density 16-bit Instruction Set
Embedded ICE (In-circuit Emulator)
128 Kbyte Internal RAM
384 Kbyte Internal ROM with u-blox GPS Firmware
Fully Programmable External Bus Interface (EBI)
Maximum External Address Space of 8 Mbytes
Up to 4 Chip Selects
Software Programmable 8-bit/16-bit External Data Bus
6-channel Peripheral Data Controller (PDC)
8-level Priority, Individually Maskable, Vectored Interrupt Controller
2 External Interrupts
32 User-programmable I/O Lines
1 USB Device Port
Universal Serial Bus (USB) V2.0 Full-speed Device Specification Compliant
Embedded USB V2.0 Full-speed Transceiver
Suspend/Resume Logic
Ping-pong Mode for Isochronous and Bulk Endpoints
2 USARTs
2 Dedicated Peripheral Data Controller (PDC) Channels per USART
Master/Slave SPI Interface
2 Dedicated Peripheral Data Controller (PDC) Channels
8-bit to 16-bit Programmable Data Length
4 External Slave Chip Selects
Programmable Watchdog Timer
Advanced Power Management Controller (APMC)
Peripherals Can Be Deactivated Individually
Geared Master Clock to Reduce Power Consumption
Sleep State with Disabled Master Clock
Hibernate State with 32.768 kHz Master Clock
Real Time Clock (RTC)
2.3V to 3.6V or 1.8V Supply Voltage
Includes Power Supervisor
1.8V to 3.3V User-definable I/O Voltage for Several GPIOs with 5V Tolerance
1 Kbyte Battery Backup Memory
9 mm × 9 mm 100-pin BGA Package (LFBGA100)
Electrostatic sensitive device.
Observe precautions for handling.
GPS Baseband
Processor
ATR0621
Summary
Preliminary
Rev. 4890AS–GPS–09/05
Note: This is a summary document. A complete document
is available under NDA. For more information, please con-
tact your local Atmel sales office.
Vista de página 0
1 2 3 4 5 6 ... 19 20

Resumo do Conteúdo

Página 1 - Preliminary

Features•16 Channel GPS Correlator– 8192 Search Bins with GPS Acquisition Accelerator– Accuracy: 2.5m CEP (Stand-Alone, S/A off)– Time to First Fix: 3

Página 2

104890AS–GPS–09/05ATR0621 [Preliminary] 3.3 Setting GPSMODE0 to GPSMODE12The start-up configuration of a ROM-based system without external non-volat

Página 3

114890AS–GPS–09/05 ATR0621 [Preliminary] 3.3.3 Serial I/O ConfigurationThe ATR0621 features a two-stage I/O message and protocol selection procedure

Página 4

124890AS–GPS–09/05ATR0621 [Preliminary] The following settings apply if GPSMODE configuration is not enabled, that is, GPSMODE = 0 (ROM-Defaults):3.

Página 5

134890AS–GPS–09/05 ATR0621 [Preliminary] 3.3.5 Active Antenna SupervisorIf GPSMODE configuration is enabled, the two pins P0/NANTSHORT and P15/ANTON,

Página 6

144890AS–GPS–09/05ATR0621 [Preliminary] The Antenna Supervisor Software will be configured as follows:1. Enable Control Signal2. Enable Short Circui

Página 7

154890AS–GPS–09/05 ATR0621 [Preliminary] Table 3-15. Recommended Pin Connection Pin Name Recommended External CircuitP0/NANTSHORT Internal pull-down

Página 8

164890AS–GPS–09/05ATR0621 [Preliminary] P19/SIGLO2/GPSMODE6Pull-up resistor to VDD18 or pull-down resistor to GND if used as input by user applicati

Página 9

174890AS–GPS–09/05 ATR0621 [Preliminary] 4. OscillatorFigure 4-1. Crystal Connection 32 kHzCrystalOscillatorXT_INXT_OUTATR0621 internal32.768 kHz clo

Página 10 - ATR0621 [Preliminary]

184890AS–GPS–09/05ATR0621 [Preliminary] 6. Power ConsumptionMode Conditions Typ. UnitSleep At 1.8V, no CLK23 0.065(1)mAShutdown RTC and backup SRAM

Página 11 - ATR0621 [Preliminary]

194890AS–GPS–09/05 ATR0621 [Preliminary] 9. Package LFBGA100 8. Ordering InformationExtended Type Number Package RemarksATR0621-7FQY LFBGA100 9 mm ×

Página 12

24890AS–GPS–09/05ATR0621 [Preliminary] 1. DescriptionThe GPS baseband processor ATR0621 includes a 16-channel GPS correlator and is based on the ARM

Página 13

Printed on recycled paper.4890AS–GPS–09/05© Atmel Corporation 2005. All rights reserved. Atmel®, logo and combinations thereof, Everywhere You Are®,

Página 14

34890AS–GPS–09/05 ATR0621 [Preliminary] Figure 1-1. Block Diagram Embedded ICEInterface toOff-ChipMemory(EBI)SRAM128KROM384KBRIDGEJTAGASBPDC2USB USAR

Página 15

44890AS–GPS–09/05ATR0621 [Preliminary] 2. Architectural Overview2.1 DescriptionThe ATR0621 architecture consists of two main buses, the Advanced Sys

Página 16

54890AS–GPS–09/05 ATR0621 [Preliminary] 3. Pin Configuration3.1 PinoutFigure 3-1. Pinout LFBGA100 (Top View) ATR062112345678910ABCDEFGHJKTable 3-1. A

Página 17

64890AS–GPS–09/05ATR0621 [Preliminary] EM_A18 B3 OUTEM_A19 C5 OUTEM_DA0 B6 I/O PDEM_DA1 B10 I/O PDEM_DA2 C7 I/O PDEM_DA3 C10 I/O PDEM_DA4 D10 I/O PD

Página 18

74890AS–GPS–09/05 ATR0621 [Preliminary] P6 A8 I/O OH NOE/NRD NOE/NRD “0”P7 D2 I/O OH NUB/NWR1 NUB/NWR1 “0”P8 G2 I/O STATUSLED “0”P9 J8 I/O PU EXTINT0

Página 19

84890AS–GPS–09/05ATR0621 [Preliminary] 3.2 Signal DescriptionVBAT18 G6 OUTVDD18 E6 INVDD18 F7 INVDD18 F6 INVDDIO(2)E5 INVDD_USB(3)F5 INXT_IN J9 INXT

Página 20 - Regional Headquarters

94890AS–GPS–09/05 ATR0621 [Preliminary] SPISCK SPI Clock I/O – PIO-controlled after resetMOSI Master Out Slave In I/O – PIO-controlled after resetMIS

Comentários a estes Manuais

Sem comentários